Quote from: TiTi on February 17, 2023, 14:41:4532 cores and hybrid architecture? According to previous leaks (MLID?), this will probably be two CCD of 8 Zen 5 and one CCD of 16 Zen 4D (from Bergamo)
Quote from: Räuber Hotz on February 08, 2023, 17:52:03Not. RDNA 3 has doubled the number of Stream Processor per CU. 12 CU RDNA 2 = 768 SP and 12 CU RDNA 3 = 1536 SP (in short).Quote from: 88&88 on February 08, 2023, 16:24:38-with how many CUs? >12Cu I hope
I guess that will happen. There has already been a rumor that it will have up to 24 CUs. While 24 CUs were also rumored for the 780m (and didn't happen), it will most likely happen for the 880m.
Quote from: Dwarfcow on February 08, 2023, 22:17:29That kind of bandwidth is important for video/graphical information, which is what apple is using their 400GB/sec for but you're talking about desktop pc's we have over 1000GB/sec for our dedicated graphics systems (ala 3090/4090 GPUs) at 384bit bus.The trick is that there the processor Apple normally works with the same high-speed memory. And on x86, a bunch of laptops with fast processors are choking on much slower memory. Which is absurd and ridiculous and shameful for x86 manufacturers. And there are not even discrete cards.
Quote from: Räuber Hotz on February 08, 2023, 15:45:31At this point in time, it's ridiculous and redundant to talk about Zen5/APU gains. We don't even have decent Zen4 APUs out yet. First of all we need gains in Zen4/APUs availability, especially for mobile and desktop Zen4-7000G processors.
Quote from: NikoB on February 08, 2023, 19:54:08All these improvements are already completely useless, as well as increasing the L3 cache above 100MB - because x86 need to increase the memory bus width to 512 bits, like Apple has, where the memory speed (according to their declarations, not verified anywhere, I have not seen tests) in M2 Max has already outperformed the Raptor Lake memory controller by more than 4 times - with 400GByte/s theoretical limit.
Intel/AMD and the entire x86 camp turned out to be outsiders in this regard at once...
Quote from: NikoB on February 08, 2023, 19:54:08All these improvements are already completely useless, as well as increasing the L3 cache above 100MB - because x86 need to increase the memory bus width to 512 bits, like Apple has,
Intel/AMD and the entire x86 camp turned out to be outsiders in this regard at once...
Quote from: 88&88 on February 08, 2023, 16:24:38-with how many CUs? >12Cu I hope
QuoteAt this point in time, it's ridiculous and redundant to talk about Zen5/APU gains. We don't even have decent Zen4 APUs out yet. First of all we need gains in Zen4/APUs availability, especially for mobile and desktop Zen4-7000G processors.